5
Item
Specification
Operating modes
Four MCU operating modes
CPU
External Data Bus
Mode
Operating
Mode
Description
On-Chip
ROM
Initial
Value
Maximum
Value
4
Advanced
On-chip ROM disabled
expansion mode
Disabled
16 bits
16 bits
5
On-chip ROM disabled
expansion mode
Disabled
8 bits
16 bits
6
On-chip ROM enabled
expansion mode
Enabled
8 bits
16 bits
7
Single-chip mode
Enabled
—
—
Clock pulse
generator
•
On-chip PLL circuit (
×
1,
×
2,
×
4)
•
Input clock frequency: 2 to 25 MHz
Packages
•
120-pin plastic TQFP (TFP-120)
•
128-pin plastic QFP (FP-128)
I
2
C bus interface
(IIC) 2 channels
(optional)
•
Conforms to I
2
C bus interface type advocated by Philips
•
Single master mode/slave mode
•
Possible to determine arbitration lost conditions
•
Supports two slave addresses
Product lineup
Model Name
Mask ROM Version
F-ZTAT Version
ROM/RAM (Bytes)
Packages
HD6432633
*
HD64F2633
256 k/16 k
TFP-120
FP-128
HD6432632
*
—
192 k/12 k
TFP-120
FP-128
HD6432631
*
—
128 k/8 k
TFP-120
FP-128
Note:
*
In the planning stage.
Содержание H8S/2631
Страница 28: ...xviii Appendix G Package Dimensions 1154 ...
Страница 341: ...316 Transfer SAR or DAR DAR or SAR Block area First block Nth block Figure 9 8 Memory Mapping in Block Transfer Mode ...
Страница 918: ...905 ø DREQ0 DREQ1 tDRQS tDRQH Figure 25 19 DMAC DREQ Input Timing ...
Страница 955: ...943 A 2 Instruction Codes Table A 2 shows the instruction codes ...