937
(6) Branch Instructions
Addressing Mode/
Instruction Length (Bytes)
Operand Size
#xx
Rn
@ERn
@(d,ERn)
@–
ERn/@ERn+
@aa
@(d,PC)
@@aa
—
Mnemonic
Bcc
Always
——————
2
——————
3
Never
——————
2
——————
3
C
∨
Z=0
——————
2
——————
3
C
∨
Z=1
——————
2
——————
3
C=0
——————
2
——————
3
C=1
——————
2
——————
3
Z=0
——————
2
——————
3
Z=1
——————
2
——————
3
V=0
——————
2
——————
3
Operation
Condition Code
Branching
Condition
IH
N
Z
V
C
Advanced
No. of States
*
1
BRA d:8(BT d:8)
—
2
if condition is true then
BRA d:16(BT d:16)
—
4
PC
←
PC+d
BRN d:8(BF d:8)
—
2
else next;
BRN d:16(BF d:16)
—
4
BHI d:8
—
2
BHI d:16
—
4
BLS d:8
—
2
BLS d:16
—
4
BCC d:B(BHS d:8)
—
2
BCC d:16(BHS d:16)
—
4
BCS d:8(BLO d:8)
—
2
BCS d:16(BLO d:16)
—
4
BNE d:8
—
2
BNE d:16
—
4
BEQ d:8
—
2
BEQ d:16
—
4
BVC d:8
—
2
BVC d:16
—
4
Содержание H8S/2631
Страница 28: ...xviii Appendix G Package Dimensions 1154 ...
Страница 341: ...316 Transfer SAR or DAR DAR or SAR Block area First block Nth block Figure 9 8 Memory Mapping in Block Transfer Mode ...
Страница 918: ...905 ø DREQ0 DREQ1 tDRQS tDRQH Figure 25 19 DMAC DREQ Input Timing ...
Страница 955: ...943 A 2 Instruction Codes Table A 2 shows the instruction codes ...