Page
Item
Revisions
(See Manual for Details)
101
5.3.3 Interrupt Exception Handling Vector Table
Table 5-4 Interrupt Sources, Vector
Addresses, and Interrupt Priorities
8-bit timer channel names amended
109
5.4.2 Interrupt Control Mode 0
Figure 5-5 Flowchart of Procedure
Up to Interrupt Acceptance in
Interrupt Control Mode 0 amended
189
7.6.1 DDS=1
Figure 7-30
DACK
Output Timing
when DDS=1 (Example Showing
DRAM Access)
Note added
190
7.6.2 DDS=0
Figure 7-31
DACK
Output Timing
when DDS=0 (Example Showing
DRAM Access)
Note added
202
7.10.4 Transition Timing
Figure 7-39 Bus-Released State
Transition Timing amended
209, 210
8.1.3 Overview of Functions
Table 8-1 Overview of DMAC
Functions
SCI transfer source names
amended
290, 291
8.7 Usage Notes
DMAC Register Access during
Operation added
Figure 8-40 and figure 8-41 added
296
9.1.2 Block Diagram
Figure 9-1 Block Diagram of DTC
amended
310, 311
9.3.3 DTC Vector Table
Table 9-4 Interrupt Sources, DTC
Vector Addresses, and
Corresponding DTCEs
8-bit timer channel names amended
327
10.1 Overview
Capacitance load value amended
328 to
331
Table 10-1 Port Functions
amended
350 to
352
10.3.3 Pin Functions
Table 10-5 Port 3 Pin Functions
amended
363
10.7.1 Overview
Figure 10-6 Port A Pin Functions
amended
369
10.8.1 Overview
Figure 10-9 Port B Pin Functions
amended
Содержание H8S/2631
Страница 28: ...xviii Appendix G Package Dimensions 1154 ...
Страница 341: ...316 Transfer SAR or DAR DAR or SAR Block area First block Nth block Figure 9 8 Memory Mapping in Block Transfer Mode ...
Страница 918: ...905 ø DREQ0 DREQ1 tDRQS tDRQH Figure 25 19 DMAC DREQ Input Timing ...
Страница 955: ...943 A 2 Instruction Codes Table A 2 shows the instruction codes ...