1062
TIER1—Timer Interrupt Enable Register 1
TIER2—Timer Interrupt Enable Register 2
TIER4—Timer Interrupt Enable Register 4
TIER5—Timer Interrupt Enable Register 5
H'FF24
H'FF34
H'FE94
H'FEA4
TPU1
TPU2
TPU4
TPU5
7
TTGE
0
R/W
6
—
1
—
5
TCIEU
0
R/W
4
TCIEV
0
R/W
3
—
0
—
0
TGIEA
0
R/W
2
—
0
—
1
TGIEB
0
R/W
Bit
Initial value
R/W
:
:
:
Channel 1: TIER1
Channel 2: TIER2
Channel 4: TIER4
Channel 5: TIER5
A/D conversion start request enable
TGFA bit interrupt request (TGIA) disabled.
TGFA bit interrupt request (TGIA) enabled.
0
1
TGR interrupt enable A
Underflow interrupt enable
TGFB bit interrupt request (TGIB) disabled.
TGFB bit interrupt request (TGIB) enabled.
0
1
0
1
A/D conversion start request generation disabled.
A/D conversion start request generation enabled.
0
1
TCFU interrupt request (TCIU) disabled.
TCFU interrupt request (TCIU) enabled.
TCFV interrupt request (TCIV) disabled.
TCFV interrupt request (TCIV) enabled.
0
1
TGR interrupt enable B
Overflow interrupt enable
Содержание H8S/2631
Страница 28: ...xviii Appendix G Package Dimensions 1154 ...
Страница 341: ...316 Transfer SAR or DAR DAR or SAR Block area First block Nth block Figure 9 8 Memory Mapping in Block Transfer Mode ...
Страница 918: ...905 ø DREQ0 DREQ1 tDRQS tDRQH Figure 25 19 DMAC DREQ Input Timing ...
Страница 955: ...943 A 2 Instruction Codes Table A 2 shows the instruction codes ...