1033
DTCER—DTC Enable Register
H'FE16
to
H'FE1E
DTC
7
DTCE7
0
R/W
6
DTCE6
0
R/W
5
DTCE5
0
R/W
4
DTCE4
0
R/W
3
DTCE3
0
R/W
0
DTCE0
0
R/W
2
DTCE2
0
R/W
1
DTCE1
0
R/W
DTC startup by interrupt disabled
[Clearing]
• When data transmission ends with the DISEL bit =1.
• On completion of the specified number of transmissions.
0
1
DTC start enable
0
DTC startup by interrupt enabled
[Retention]
When DISEL=0 and the specified number of transmissions has not completed.
DTCEn
(n= 7 to 0)
Bit
Initial value
R/W
:
:
:
Содержание H8S/2631
Страница 28: ...xviii Appendix G Package Dimensions 1154 ...
Страница 341: ...316 Transfer SAR or DAR DAR or SAR Block area First block Nth block Figure 9 8 Memory Mapping in Block Transfer Mode ...
Страница 918: ...905 ø DREQ0 DREQ1 tDRQS tDRQH Figure 25 19 DMAC DREQ Input Timing ...
Страница 955: ...943 A 2 Instruction Codes Table A 2 shows the instruction codes ...