1120
R
P72DDR
C
Q
D
Reset
Internal data bus
WDDR7
Mode 7
Mode 4 to 6
Reset
WDR7
R
P72DR
C
Q
D
P72
RDR7
RPOR7
Bus controller
Chip select
DMA controller
DMA transfer end enable
DMA transferred
8-bit timer
Timer output TMO0
Timer output enable
IIC module
Formatress clock input
*
1
WDDR7
WDR7
RDR7
RPOR7
: Write to P7DDR
: Write to P7DR
: Read P7DR
: Read port 7
Legend
Note:
*
Priority order: (Mode7)
DMA transfer end output > 8-bit timer output > DR output
(Mode4/5/6)
Chip select output > DMA transfer end output > 8-bit timer output > DR output
Figure C-4 (b) Port 7 Block Diagram (Pin P72)
Содержание H8S/2631
Страница 28: ...xviii Appendix G Package Dimensions 1154 ...
Страница 341: ...316 Transfer SAR or DAR DAR or SAR Block area First block Nth block Figure 9 8 Memory Mapping in Block Transfer Mode ...
Страница 918: ...905 ø DREQ0 DREQ1 tDRQS tDRQH Figure 25 19 DMAC DREQ Input Timing ...
Страница 955: ...943 A 2 Instruction Codes Table A 2 shows the instruction codes ...