906
25.3.5
Timing of On-Chip Supporting Modules
Table 25-9 lists the timing of on-chip supporting modules.
Table 25-9 Timing of On-Chip Supporting Modules
Condition A: V
CC
= PLLV
CC
= 3.0 V to 3.6 V, PV
CC
= 3.0 V to 5.5 V, AV
CC
= 3.3 V to 5.5 V,
V
ref
= 3.3 V to AV
CC
, V
SS
= AV
SS
= 0 V, ø = 32.768 kHz*, 2 to 16 MHz,
T
a
= –20°C to +75°C (regular specifications), T
a
= –40°C to +85°C (wide-range
specifications)
Condition B: V
CC
= PLLV
CC
= 3.0 V to 3.6 V, PV
CC
= 4.5 V to 5.5 V, AV
CC
= 3.3 V to 5.5 V,
V
ref
= 3.3 V to AV
CC
, V
SS
= AV
SS
= 0 V, ø = 32.768 kHz*, 2 to 25 MHz,
T
a
= –20°C to +75°C (regular specifications), T
a
= –40°C to +85°C (wide-range
specifications)
Condition A
Condition B
Item
Symbol
Min
Max
Min
Max
Unit
Test Conditions
I/O port
Output data delay
time
t
PWD
—
60
—
40
ns
Figure 25-20
Input data setup
time
t
PRS
40
—
25
—
Input data hold
time
t
PRH
40
—
25
—
PPG
Pulse output delay
time
t
POD
—
60
—
40
ns
Figure 25-21
TPU
Timer output
delay time
t
TOCD
—
60
—
40
ns
Figure 25-22
Timer input setup
time
t
TICS
40
—
25
—
Timer clock input
setup time
t
TCKS
40
—
25
—
ns
Figure 25-23
Timer
clock
Single
edge
t
TCKWH
1.5
—
1.5
—
t
cyc
pulse
width
Both
edges
t
TCKWL
2.5
—
2.5
—
Содержание H8S/2631
Страница 28: ...xviii Appendix G Package Dimensions 1154 ...
Страница 341: ...316 Transfer SAR or DAR DAR or SAR Block area First block Nth block Figure 9 8 Memory Mapping in Block Transfer Mode ...
Страница 918: ...905 ø DREQ0 DREQ1 tDRQS tDRQH Figure 25 19 DMAC DREQ Input Timing ...
Страница 955: ...943 A 2 Instruction Codes Table A 2 shows the instruction codes ...