694
SCL
in
SCL
out
SDA
in
SDA
out
(Slave 1)
SCL
SDA
SCL
in
SCL
out
SDA
in
SDA
out
(Slave 2)
SCL
SDA
SCL
in
SCL
out
SDA
in
SDA
out
(Master)
H8S/2633 Series chip
SCL
SDA
V
DD
PVCC2
SCL
SDA
Figure 18-2 I
2
C Bus Interface Connections (Example: H8S/2633 Series Chip as Master)
18.1.3
Input/Output Pins
Table 18-1 summarizes the input/output pins used by the I
2
C bus interface.
Table 18-1 I
2
C Bus Interface Pins
Channel
Name
Abbreviation
I/O
Function
0
Serial clock
SCL0
I/O
IIC0 serial clock input/output
Serial data
SDA0
I/O
IIC0 serial data input/output
1
Serial clock
SCL1
I/O
IIC1 serial clock input/output
Serial data
SDA1
I/O
IIC1 serial data input/output
Note:
In the text, the channel subscript is omitted, and only SCL and SDA are used.
Содержание H8S/2631
Страница 28: ...xviii Appendix G Package Dimensions 1154 ...
Страница 341: ...316 Transfer SAR or DAR DAR or SAR Block area First block Nth block Figure 9 8 Memory Mapping in Block Transfer Mode ...
Страница 918: ...905 ø DREQ0 DREQ1 tDRQS tDRQH Figure 25 19 DMAC DREQ Input Timing ...
Страница 955: ...943 A 2 Instruction Codes Table A 2 shows the instruction codes ...