22
•
High-speed operation
All frequently-used instructions execute in one or two states
Maximum clock rate
: 25 MHz
8/16/32-bit register-register add/subtract
: 40 ns
8
×
8-bit register-register multiply
: 120 ns
16 ÷ 8-bit register-register divide
: 480 ns
16
×
16-bit register-register multiply
: 160 ns
32 ÷ 16-bit register-register divide
: 800 ns
•
Two CPU operating modes
Normal mode*
Advanced mode
Note: * Not available in the H8S/2633 Series.
•
Power-down state
Transition to power-down state by SLEEP instruction
CPU clock speed selection
2.1.2
Differences between H8S/2600 CPU and H8S/2000 CPU
The differences between the H8S/2600 CPU and the H8S/2000 CPU are as shown below.
•
Register configuration
The MAC register is supported only by the H8S/2600 CPU.
•
Basic instructions
The four instructions MAC, CLRMAC, LDMAC, and STMAC are supported only by the
H8S/2600 CPU.
•
Number of execution states
The number of execution states of the MULXU and MULXS instructions is different in each
CPU.
Execution States
Instruction
Mnemonic
H8S/2600
H8S/2000
MULXU
MULXU.B Rs, Rd
3
12
MULXU.W Rs, ERd
4
20
MULXS
MULXS.B Rs, Rd
4
13
MULXS.W Rs, ERd
5
21
Содержание H8S/2631
Страница 28: ...xviii Appendix G Package Dimensions 1154 ...
Страница 341: ...316 Transfer SAR or DAR DAR or SAR Block area First block Nth block Figure 9 8 Memory Mapping in Block Transfer Mode ...
Страница 918: ...905 ø DREQ0 DREQ1 tDRQS tDRQH Figure 25 19 DMAC DREQ Input Timing ...
Страница 955: ...943 A 2 Instruction Codes Table A 2 shows the instruction codes ...