1068
WCRL—Wait Control Register
H'FED3
Bus Controller
7
W31
1
R/W
6
W30
1
R/W
5
W21
1
R/W
4
W20
1
R/W
3
W11
1
R/W
0
W00
1
R/W
2
W10
1
R/W
1
W01
1
R/W
Area 3 wait control
Area 2 wait control
Area 0 wait control
Area 1 wait control
0
0
No program wait inserted when accessing external area of area 3.
1 program wait state inserted when accessing external area of area 3.
2 program wait states inserted when accessing external area of area 3.
3 program wait states inserted when accessing external area of area 3.
W30
W31
1
0
1
1
0
0
No program wait inserted when accessing external area of area 1.
1 program wait state inserted when accessing external area of area 1.
2 program wait states inserted when accessing external area of area 1.
3 program wait states inserted when accessing external area of area 1.
W10
W11
1
0
1
1
0
0
No program wait inserted when accessing external area of area 0.
1 program wait state inserted when accessing external area of area 0.
2 program wait states inserted when accessing external area of area 0.
3 program wait states inserted when accessing external area of area 0.
W00
W01
1
0
1
1
0
0
No program wait inserted when accessing external area of area 2.
1 program wait state inserted when accessing external area of area 2.
2 program wait states inserted when accessing external area of area 2.
3 program wait states inserted when accessing external area of area 2.
W20
W21
1
0
1
1
Bit
Initial value
R/W
:
:
:
Содержание H8S/2631
Страница 28: ...xviii Appendix G Package Dimensions 1154 ...
Страница 341: ...316 Transfer SAR or DAR DAR or SAR Block area First block Nth block Figure 9 8 Memory Mapping in Block Transfer Mode ...
Страница 918: ...905 ø DREQ0 DREQ1 tDRQS tDRQH Figure 25 19 DMAC DREQ Input Timing ...
Страница 955: ...943 A 2 Instruction Codes Table A 2 shows the instruction codes ...