183
(2) RAS Down Mode and RAS Up Mode
Even when burst operation is selected, DRAM access may not be continuous, but may be
interrupted by accessing another area. In this case, burst operation can be continued by keeping the
RAS
signal level Low while the other area is accessed and then accessing the same row address in
the DRAM space.
•
RAS down mode
To select RAS down mode, set the RCDM bit of the MCR to 1. When DRAM access is
interrupted and another area accessed, the
RAS
signal level is kept Low and, if the row address
is the same as previously when the DRAM space is again accessed, burst access is continued.
Figure 7-23 shows example RAS down mode timing.
Note that if the refresh operation occurs when RAS is down, the
RAS
signal level changes to
High.
External space
read access
T
p
A23 to A0
ø
CSn (RAS)
CAS, LCAS
RD
HWR (WE)
OE
*
D15 to D0
T
r
T
c1
T
c2
T
1
T
2
DRAM
write access
DRAM
read access
T
c1
T
c2
Notes: n=2 to 5
OE
*
is enabled when OES=1.
RCTS= 1
RCTS= 0
Figure 7-23 Example Operation Timing in RAS Down Mode
Содержание H8S/2631
Страница 28: ...xviii Appendix G Package Dimensions 1154 ...
Страница 341: ...316 Transfer SAR or DAR DAR or SAR Block area First block Nth block Figure 9 8 Memory Mapping in Block Transfer Mode ...
Страница 918: ...905 ø DREQ0 DREQ1 tDRQS tDRQH Figure 25 19 DMAC DREQ Input Timing ...
Страница 955: ...943 A 2 Instruction Codes Table A 2 shows the instruction codes ...