1071
MCR—Memory Control Register
H'FED6
Bus Controller
7
TPC
0
R/W
6
BE
0
R/W
5
RCDM
0
R/W
4
CW2
0
R/W
3
MXC1
0
R/W
0
RLW0
0
R/W
2
MXC0
0
R/W
1
RLW1
0
R/W
Bit
Initial value
R/W
:
:
:
One precharge cycle state inserted.
Two precharge cycle states inserted.
0
1
0
TP cycle control
Burst access disabled (permanently full access).
DRAM space accessed in high-speed page mode.
1
Burst access enable
DRAM interface: RAS up mode selected.
DRAM interface: RAS down mode selected.
0
1
RAS down mode
Insert 3 wait states.
Insert 1 wait state.
Insert 2 wait states.
Do not insert wait state.
Reserved bit
Refresh cycle wait control 1, 0
Multiplex shift count 1, 0
0
1
0
RLW0
RLW1
0
1
1
—
9-bit shift
(1) When set for 8-bit access space: Row addresses A23 to A9 are
targets of comparison.
(2) When set for 16-bit access space: Row addresses A23 to A10 are
targets of comparison.
10-bit shift
(1) When set for 8-bit access space: Row addresses A23 to A10 are
targets of comparison.
(2) When set for 16-bit access space: Row addresses A23 to A11 are
targets of comparison.
8-bit shift
(1) When set for 8-bit access space: Row addresses A23 to A8 are
targets of comparison.
(2) When set for 16-bit access space: Row addresses A23 to A9 are
targets of comparison.
0
1
0
MXC0
MXC1
0
1
1
Содержание H8S/2631
Страница 28: ...xviii Appendix G Package Dimensions 1154 ...
Страница 341: ...316 Transfer SAR or DAR DAR or SAR Block area First block Nth block Figure 9 8 Memory Mapping in Block Transfer Mode ...
Страница 918: ...905 ø DREQ0 DREQ1 tDRQS tDRQH Figure 25 19 DMAC DREQ Input Timing ...
Страница 955: ...943 A 2 Instruction Codes Table A 2 shows the instruction codes ...