1006
B.2
Functions
DADR0—D/A Data Register 0
DADR1—D/A Data Register 1
DADR2—D/A Data Register 2
DADR3—D/A Data Register 3
H'FFA4
H'FFA5
H'FDAC
H'FDAD
D/A0
D/A1
D/A2
D/A3
7
0
R/W
6
0
R/W
5
0
R/W
4
0
R/W
3
0
R/W
0
0
R/W
2
0
R/W
1
0
R/W
Bit
Initial value
R/W
:
:
:
DACR01—D/A Control Register 01
DACR23—D/A Control Register 23
H'FFA6
H'FDAE
D/A0, 1
D/A2, 3
7
DAOE1
0
R/W
6
DAOE0
0
R/W
5
DAE
0
R/W
4
—
1
—
3
—
1
—
0
—
1
—
2
—
1
—
1
—
1
—
Bit
Initial value
R/W
:
:
:
D/A output enable 1
0
Disables analog output DA1 (DA3).
1
Enables channel 1 D/A conversion. Also enables analog output DA1 (DA3).
D/A output enable 0
0
Disables analog output DA0 (DA2).
1
Enables channel 0 D/A conversion. Also enables analog output DA0 (DA2).
D/A enable
DAOE1 DAOE0 DAE
Description
0
0
*
Disables channel 0, 1 (channel 2, 3) D/A conversion.
1
0
Enables channel 0 (channel 2) D/A conversion.
Disables channel 1 (channel 3) D/A conversion.
1
Enables channel 0, 1 (channel 2, 3) D/A conversion.
1
0
0
Disables channel 0 (channel 2) D/A conversion.
Enables channel 1 (channel 3)D/A conversion.
1
Enables channel 0, 1 (channel 2, 3) D/A conversion.
1
*
Enables channel 0, 1 (channel 2, 3) D/A conversion.
*
: Don’t care
Содержание H8S/2631
Страница 28: ...xviii Appendix G Package Dimensions 1154 ...
Страница 341: ...316 Transfer SAR or DAR DAR or SAR Block area First block Nth block Figure 9 8 Memory Mapping in Block Transfer Mode ...
Страница 918: ...905 ø DREQ0 DREQ1 tDRQS tDRQH Figure 25 19 DMAC DREQ Input Timing ...
Страница 955: ...943 A 2 Instruction Codes Table A 2 shows the instruction codes ...