902
25.3.4
DMAC Timing
Table 25-8 shows the DMAC timing.
Table 25-8 DMAC Timing
Condition A: V
CC
= PLLV
CC
= 3.0 V to 3.6 V, PV
CC
= 3.0 V to 5.5 V, AV
CC
= 3.3 V to 5.5 V,
V
ref
= 3.3 V to AV
CC
, V
SS
= AV
SS
= 0 V, ø = 2 to 16 MHz, T
a
= –20°C to +75°C
(regular specifications), T
a
= –40°C to +85°C (wide-range specifications)
Condition B: V
CC
= PLLV
CC
= 3.0 V to 3.6 V, PV
CC
= 4.5 V to 5.5 V, AV
CC
= 3.3 V to 5.5 V,
V
ref
= 3.3 V to AV
CC
, V
SS
= AV
SS
= 0 V, ø = 2 to 25 MHz, T
a
= –20°C to +75°C
(regular specifications), T
a
= –40°C to +85°C (wide-range specifications)
Condition A
Condition B
Item
Symbol
Min
Max
Min
Max
Unit
Test Conditions
DREQ
setup time
t
DRQS
40
—
25
—
ns
Figure 25-19
DREQ
hold time
t
DRQH
10
—
10
—
TEND
delay time
t
TED
—
30
—
20
Figure 25-18
DACK
delay time1
t
DACD1
—
30
—
18
ns
Figure 25-16
DACK
delay time2
t
DACD2
—
30
—
18
Figure 25-17
Содержание H8S/2631
Страница 28: ...xviii Appendix G Package Dimensions 1154 ...
Страница 341: ...316 Transfer SAR or DAR DAR or SAR Block area First block Nth block Figure 9 8 Memory Mapping in Block Transfer Mode ...
Страница 918: ...905 ø DREQ0 DREQ1 tDRQS tDRQH Figure 25 19 DMAC DREQ Input Timing ...
Страница 955: ...943 A 2 Instruction Codes Table A 2 shows the instruction codes ...