989
Instruction
Reset exception handling
R:W VEC
R:W VEC+2
Internal operation,
R:W
*
5
1 state
Interrupt exception handling
R:W
*
6
Internal operation,
W:W stack (L)
W:W stack (H)
W:W stack (EXR)
R:W:M VEC
R:W VEC+2
Internal operation,
R:W
*
7
1 state
1 state
Notes:
1.
EAs is the contents of ER5. EAd is the contents of ER6.
2.
EAs is the contents of ER5. EAd is the contents of ER6. Both registers are incremented by 1 after execution of the instructio
n. n is the initial
value of R4L or R4. If n = 0, these bus cycles are not executed.
3.
Repeated two times to save or restore two registers, three times for three registers, or four times for four registers.
4.
Start address after return.
5.
Start address of the program.
6.
Prefetch address, equal to two plus the PC value pushed onto the stack. In recovery from sleep mode or software standby mode
the read
operation is replaced by an internal operation.
7.
Start address of the interrupt-handling routine.
8.
This instruction should be used with the ER0, ER1, ER4 or ER5 general register only.
1
2
3
4
56789
Содержание H8S/2631
Страница 28: ...xviii Appendix G Package Dimensions 1154 ...
Страница 341: ...316 Transfer SAR or DAR DAR or SAR Block area First block Nth block Figure 9 8 Memory Mapping in Block Transfer Mode ...
Страница 918: ...905 ø DREQ0 DREQ1 tDRQS tDRQH Figure 25 19 DMAC DREQ Input Timing ...
Страница 955: ...943 A 2 Instruction Codes Table A 2 shows the instruction codes ...