988
Instruction
STC CCR,@aa:32
R:W 2nd
R:W 3rd
R:W 4th
R:W NEXT
W:W EA
STC EXR,@aa:32
R:W 2nd
R:W 3rd
R:W 4th
R:W NEXT
W:W EA
STM.L(ERn
–ERn+1),@
–SP
R:W 2nd
R:W:M NEXT
Internal operation,
W:W:M stack (H)
*
3
W:W stack (L)
*
3
1 state
STM.L(ERn
–ERn+2),@
–SP
R:W 2nd
R:W:M NEXT
Internal operation,
W:W:M stack (H)
*
3
W:W stack (L)
*
3
1 state
STM.L(ERn
–ERn+3),@
–SP
R:W 2nd
R:W:M NEXT
Internal operation,
W:W:M stack (H)
*
3
W:W stack (L)
*
3
1 state
STMAC MACH,ERd
R:W NEXT
STMAC MACL,ERd
R:W NEXT
SUB.B Rs,Rd
R:W NEXT
SUB.W #xx:16,Rd
R:W 2nd
R:W NEXT
SUB.W Rs,Rd
R:W NEXT
SUB.L #xx:32,ERd
R:W 2nd
R:W 3rd
R:W NEXT
SUB.L ERs,ERd
R:W NEXT
SUBS #1/2/4,ERd
R:W NEXT
SUBX #xx:8,Rd
R:W NEXT
SUBX Rs,Rd
R:W NEXT
TAS @ERd
*
8
R:W 2nd
R:W NEXT
R:B:M EA
W:B EA
TRAPA #x:2
R:W NEXT
Internal operation,
W:W stack (L)
W:W stack (H)
W:W stack (EXR)
R:W:M VEC
R:W VEC+2
Internal operation,
R:W
*
7
1 state
1 state
XOR.B #xx8,Rd
R:W NEXT
XOR.B Rs,Rd
R:W NEXT
XOR.W #xx:16,Rd
R:W 2nd
R:W NEXT
XOR.W Rs,Rd
R:W NEXT
XOR.L #xx:32,ERd
R:W 2nd
R:W 3rd
R:W NEXT
XOR.L ERs,ERd
R:W 2nd
R:W NEXT
XORC #xx:8,CCR
R:W NEXT
XORC #xx:8,EXR
R:W 2nd
R:W NEXT
1
2
3
4
56789
Содержание H8S/2631
Страница 28: ...xviii Appendix G Package Dimensions 1154 ...
Страница 341: ...316 Transfer SAR or DAR DAR or SAR Block area First block Nth block Figure 9 8 Memory Mapping in Block Transfer Mode ...
Страница 918: ...905 ø DREQ0 DREQ1 tDRQS tDRQH Figure 25 19 DMAC DREQ Input Timing ...
Страница 955: ...943 A 2 Instruction Codes Table A 2 shows the instruction codes ...