893
25.3.3
Bus Timing
Table 25-7 lists the bus timing.
Table 25-7 Bus Timing
Condition A: V
CC
= PLLV
CC
= 3.0 V to 3.6 V, PV
CC
= 3.0 V to 5.5 V, AV
CC
= 3.3 V to 5.5 V,
V
ref
= 3.3 V to AV
CC
, V
SS
= AV
SS
= 0 V, ø = 2 to 16 MHz, T
a
= –20°C to +75°C
(regular specifications), T
a
= –40°C to +85°C (wide-range specifications)
Condition B: V
CC
= PLLV
CC
= 3.0 V to 3.6 V, PV
CC
= 4.5 V to 5.5 V, AV
CC
= 3.3 V to 5.5 V,
V
ref
= 3.3 V to AV
CC
, V
SS
= AV
SS
= 0 V, ø = 2 to 25 MHz, T
a
= –20°C to +75°C
(regular specifications), T
a
= –40°C to +85°C (wide-range specifications)
Condition A
Condition B
Item
Symbol
Min
Max
Min
Max
Unit
Test Conditions
Address delay time
t
AD
—
30
—
20
ns
Figure 25-6 to
Address setup time
t
AS
0.5
×
t
cyc
– 30
—
0.5
×
t
cyc
– 15
—
ns
Figure 25-11
Address hold time
t
AH
0.5
×
t
cyc
– 20
—
0.5
×
t
cyc
– 8
—
ns
CS
delay time 1
t
CSD1
—
30
—
20
ns
CS
delay time 2
t
CSD2
—
30
—
18
ns
AS
delay time
t
ASD
—
30
—
18
ns
RD
delay time 1
t
RSD1
—
30
—
18
ns
RD
delay time 2
t
RSD2
—
30
—
18
ns
Read data setup
time
t
RDS
30
—
15
—
ns
Read data hold
time
t
RDH
0
—
0
—
ns
Read data access
time1
t
ACC1
—
1.0
×
t
cyc
– 35
—
1.0
×
t
cyc
– 25
ns
Read data access
time2
t
ACC2
—
1.5
×
t
cyc
– 35
—
1.5
×
t
cyc
– 25
ns
Read data access
time3
t
ACC3
—
2.0
×
t
cyc
– 35
—
2.0
×
t
cyc
– 25
ns
Read data access
time 4
t
ACC4
—
2.5
×
t
cyc
– 35
—
2.5
×
t
cyc
– 25
ns
Содержание H8S/2631
Страница 28: ...xviii Appendix G Package Dimensions 1154 ...
Страница 341: ...316 Transfer SAR or DAR DAR or SAR Block area First block Nth block Figure 9 8 Memory Mapping in Block Transfer Mode ...
Страница 918: ...905 ø DREQ0 DREQ1 tDRQS tDRQH Figure 25 19 DMAC DREQ Input Timing ...
Страница 955: ...943 A 2 Instruction Codes Table A 2 shows the instruction codes ...