89
4.6
Stack Status after Exception Handling
Figure 4-5 shows the stack after completion of trap instruction exception handling and interrupt
exception handling.
SP
SP
CCR
CCR
*
PC
(16 bits)
CCR
CCR
*
PC
(16 bits)
Reserved
*
EXR
(a) Interrupt control mode 0
(b) Interrupt control mode 2
Note:
*
Ignored on return.
Figure 4-5 (1) Stack Status after Exception Handling (Normal Modes: Not Available in the
H8S/2633 Series)
SP
SP
CCR
PC
(24bits)
CCR
PC
(24bits)
Reserved
*
EXR
(a) Interrupt control mode 0
(b) Interrupt control mode 2
Note:
*
Ignored on return.
Figure 4-5 (2) Stack Status after Exception Handling (Advanced Modes)
Содержание H8S/2631
Страница 28: ...xviii Appendix G Package Dimensions 1154 ...
Страница 341: ...316 Transfer SAR or DAR DAR or SAR Block area First block Nth block Figure 9 8 Memory Mapping in Block Transfer Mode ...
Страница 918: ...905 ø DREQ0 DREQ1 tDRQS tDRQH Figure 25 19 DMAC DREQ Input Timing ...
Страница 955: ...943 A 2 Instruction Codes Table A 2 shows the instruction codes ...