1111
R
P31DDR
C
Q
D
Reset
Internal data bus
WDDR3
Reset
WDR3
R
C
Q
D
P31
RDR3
RODR3
RPOR3
SCI module
Serial receive data
enable
Serial receive data
RxD0/IrRxD
P31DR
Reset
WODR3
R
C
Q
D
P31ODR
*
1
*
2
Notes: 1. Output enable signal
2. Open drain control signal
Legend
WDDR3
WDR3
WODR3
RDR3
RPOR3
RODR3
: Write to P3DDR
: Write to P3DR
: Write to P3ODR
: Read P3DR
: Read port 3
: Read P3ODR
Figure C-2 (b) Port 3 Block Diagram (Pin P31)
Содержание H8S/2631
Страница 28: ...xviii Appendix G Package Dimensions 1154 ...
Страница 341: ...316 Transfer SAR or DAR DAR or SAR Block area First block Nth block Figure 9 8 Memory Mapping in Block Transfer Mode ...
Страница 918: ...905 ø DREQ0 DREQ1 tDRQS tDRQH Figure 25 19 DMAC DREQ Input Timing ...
Страница 955: ...943 A 2 Instruction Codes Table A 2 shows the instruction codes ...