Main Revisions and Additions in this Edition
Page
Item
Revisions
(See Manual for Details)
2
1.1 Overview
Table 1-1 Overview
Input clock frequency amended
9
1.3.2 Pin Functions in Each Operating Mode
Table 1-2 Pin Functions in Each
Operating Mode amended
14
1.3.3 Pin Functions
Table 1-3 Pin Functions amended
38
2.6.1 Overview
Table 2-1 Instruction Classification
Notes on TAS Instruction added
39
2.6.2 Instructions and Addressing Modes
Table 2-2 Combinations of
Instructions and Addressing Modes
Notes on TAS Instruction added
43, 47
2.6.3 Table of Instructions Classified by Function Table 2-3 Instructions classified by
Function
Notes on TAS Instruction added
66
2.10 Usage Note
Added
68
3.2.1 Mode Control Register (MDCR)
Bit 7 description amended
75
3.4 Pin Functions in Each Operating Mode
Table 3-3 Pin Functions in Each
Mode amended
76 to 78
3.5 Address Map in Each Operating Mode
Figure 3-1 Memory Map in Each
Operating Mode in the H8S/2633
Note 2 added
Figure 3-2 Memory Map in Each
Operating Mode in the H8S/2632
Note 2 added
Figure 3-3 Memory Map in Each
Operating Mode in the H8S/2631
Note 2 added, amended
84, 85
4.2.3 Reset Sequence
Figure 4-2 Reset Sequence
(Modes 4 and 5) amended
Figure 4-3 Reset Sequence
(Modes 6 and 7) added
87
4.4 Interrupts
Figure 4-4 Interrupt Sources and
Number of Interrupts amended
Содержание H8S/2631
Страница 28: ...xviii Appendix G Package Dimensions 1154 ...
Страница 341: ...316 Transfer SAR or DAR DAR or SAR Block area First block Nth block Figure 9 8 Memory Mapping in Block Transfer Mode ...
Страница 918: ...905 ø DREQ0 DREQ1 tDRQS tDRQH Figure 25 19 DMAC DREQ Input Timing ...
Страница 955: ...943 A 2 Instruction Codes Table A 2 shows the instruction codes ...