40
Addressing Modes
Function
Logic
operations
System
control
Block data transfer
Shift
Bit manipulation
Branch
Instruction
AND, OR,
BWL
BWL
————
—
—
—
—
——
——
XOR
ANDC,
B
—
————
—
—
—
—
——
——
ORC, XORC
Bcc, BSR
——
————
—
—
—
—
——
JMP, JSR
——
————
—
—
l
——
—
—
RTS
——
————
—
—
—
—
——
—
TRAPA
——
————
—
—
—
—
——
—
RTE
——
————
—
—
—
—
——
—
SLEEP
——
————
—
—
—
—
——
—
L
D
C
B
B
WWWW
—
W
—
W
——
——
STC
—
B
WWWW
—
W
—
W
——
——
NOT
—
BWL
————
—
—
—
—
——
——
—
BWL
————
—
—
—
—
——
——
—
BB
———
BB
—
B
——
——
NOP
——
————
—
—
—
—
——
—
——
————
—
—
—
—
——
—
BW
Legend
B: Byte
W: Word
L: Longword
#xx
Rn
@ERn
@(d:16,ERn)
@(d:32,ERn)
@–
ERn/@ERn+
@aa:8
@aa:16
@aa:24
@aa:32
@(d:8,PC)
@(d:16,PC)
@@aa:8
—
Note:
*
Not available in the H8S/2633 Series.
Содержание H8S/2631
Страница 28: ...xviii Appendix G Package Dimensions 1154 ...
Страница 341: ...316 Transfer SAR or DAR DAR or SAR Block area First block Nth block Figure 9 8 Memory Mapping in Block Transfer Mode ...
Страница 918: ...905 ø DREQ0 DREQ1 tDRQS tDRQH Figure 25 19 DMAC DREQ Input Timing ...
Страница 955: ...943 A 2 Instruction Codes Table A 2 shows the instruction codes ...