1067
WCRH—Wait Control Register H
H'FED2
Bus Controller
7
W71
1
R/W
6
W70
1
R/W
5
W61
1
R/W
4
W60
1
R/W
3
W51
1
R/W
0
W40
1
R/W
2
W50
1
R/W
1
W41
1
R/W
Area 7 wait control 1, 0
Area 6 wait control 1, 0
Area 4 wait control 1, 0
Area 5 wait control 1, 0
0
0
No program wait inserted when accessing external area of area 7.
1 program wait state inserted when accessing external area of area 7.
2 program wait states inserted when accessing external area of area 7.
3 program wait states inserted when accessing external area of area 7.
W70
W71
1
0
1
1
0
0
No program wait inserted when accessing external area of area 5.
1 program wait state inserted when accessing external area of area 5.
2 program wait states inserted when accessing external area of area 5.
3 program wait states inserted when accessing external area of area 5.
W50
W51
1
0
1
1
0
0
No program wait inserted when accessing external area of area 4.
1 program wait state inserted when accessing external area of area 4.
2 program wait states inserted when accessing external area of area 4.
3 program wait states inserted when accessing external area of area 4.
W40
W41
1
0
1
1
0
0
No program wait inserted when accessing external area of area 6.
1 program wait state inserted when accessing external area of area 6.
2 program wait states inserted when accessing external area of area 6.
3 program wait states inserted when accessing external area of area 6.
W60
W61
1
0
1
1
Bit
Initial value
R/W
:
:
:
Содержание H8S/2631
Страница 28: ...xviii Appendix G Package Dimensions 1154 ...
Страница 341: ...316 Transfer SAR or DAR DAR or SAR Block area First block Nth block Figure 9 8 Memory Mapping in Block Transfer Mode ...
Страница 918: ...905 ø DREQ0 DREQ1 tDRQS tDRQH Figure 25 19 DMAC DREQ Input Timing ...
Страница 955: ...943 A 2 Instruction Codes Table A 2 shows the instruction codes ...