Page
Item
Revisions
(See Manual for Details)
717
18.2.8 DDC Switch Register (DDCSWR)
Description of bits 7 to 4 amended
Bits 3 to 0 amended and Note 2
added
Description of CLR3-0 added
719
18.3.1 I
2
C Bus Data Format
Description amended
Figure 18-3 I
2
C Bus Data Formats
(I
2
C Bus Formats)
Formatless description deleted
720 to
722
18.3.2 Master Transmit Operation
Description amended
722 to
724
18.3.3 Master Receive Operation
Description amended
Figure 18-8 Example of Master
Receive Mode Operation Timing
(MLS = WAIT = ACKB = 0)
amended
731, 732
18.3.9 Sample Flowcharts
Figure 18-14 Flowchart for Master
Transmit Mode (Example) amended
Figure 18-15 Flowchart for Master
Receive Mode (Example) amended
734 to
736
18.3.10 Initialization of Internal State
Added
736, 737,
739, 740
18.4 Usage Notes
Table 18-6 I
2
C Bus Timing (SCL
and SDA Output) amended
Table 18-7 Permissible SCL Rise
Time (t
Sr
) Values ø = 25 MHz added
to time indication
Table 18-8 I
2
C Bus Timing (with
Maximum Influence of t
Sr
/t
Sf
)
amended
740 to
743
Note on ICDR Read at End of
Master Reception added
Notes on Start Condition Issuance
for Retransmission added
Notes on I
2
C Bus Interface Stop
Condition Instruction Issuance
added
745
19.1.1 Features
Conversion time amended
753
19.2.3 A/D Control Register (ADCR)
Bit 3 and 2 (conversion time)
amended
Содержание H8S/2631
Страница 28: ...xviii Appendix G Package Dimensions 1154 ...
Страница 341: ...316 Transfer SAR or DAR DAR or SAR Block area First block Nth block Figure 9 8 Memory Mapping in Block Transfer Mode ...
Страница 918: ...905 ø DREQ0 DREQ1 tDRQS tDRQH Figure 25 19 DMAC DREQ Input Timing ...
Страница 955: ...943 A 2 Instruction Codes Table A 2 shows the instruction codes ...