7
1.3
Pin Description
1.3.1
Pin Arrangement
Figure 1-2 shows the pin arrangement of the H8S/2633 Series.
PC0/A0
PC1/A1
PC2/A2
PC3/A3
VSS
PC4/A4
VCC
PC5/A5
PC6/A6/PWM0
PC7/A7/PWM1
VSS
PB0/A8/TIOCA3
PVCC1
PB1/A9/TIOCB3
PB2/A10/TIOCC3
PB3/A11/TIOCD3
PB4/A12/TIOCA4
PB5/A13/TIOCB4
PB6/A14/TIOCA5
PB7/A15/TIOCB5
PA0/A16
PA1/A17/TxD2
PA2/A18/RxD2
PA3/A19/SCK2
VSS
P10/PO8/TIOCA0/
DACK0
/A20
P11/PO9/TIOCB0/
DACK1
/A21
P12/PO10/TIOCC0/TCLKA/A22
P13/PO11/TIOCD0/TCLKB/A23
P14/PO12/TIOCA1/
IRQ0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
PF0/
BREQ
/
IRQ2
PF1/
BACK
/BUZZ
PF2/
LCAS
/
WAIT
/
BREQO
PF3/
LWR
/
ADTRG
/
IRQ3
PF4/
HWR
PF5/
RD
PF6/
AS
/
LCAS
VSS
PF7/
ø
PVCC1
OSC2
OSC1
VSS
EXTAL
VCC
XTAL
FWE
STBY
NMI
RES
PLLVSS
PLLCAP
PLLVCC
WDTOVF
PG4/
CS0
PG3/
CS1
PG2/
CS2
PG1/
CS3
/
OE
/
IRQ7
PG0/
CAS
/
IRQ6
P37/TxD4
90
89
88
87
86
85
84
83
82
81
80
79
78
77
76
75
74
73
72
71
70
69
68
67
66
65
64
63
62
61
AVCC
Vref
P40/AN0
P41/AN1
P42/AN2
P43/AN3
P44/AN4
P45/AN5
P46/AN6/DA0
P47/AN7/DA1
P90/AN8
P91/AN9
P92/AN10
P93/AN11
P94/AN12
P95/AN13
P96/AN14/DA2
P97/AN15/DA3
AVSS
P70/TMRI01/TMCI01/
DREQ0
/
CS4
P71/TMRI23/TMCI23/
DREQ1
/
CS5
P72/TMO0/
TEND0
/
CS6
/SYNCI
P73/TMO1/
TEND1
/
CS7
P74/TMO2/
MRES
P75/TMO3/SCK3
P76/RxD3
P77/TxD3
MD0
MD1
MD2
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
P36/RxD4
P35/SCK1/SCK4/SCL0/
IRQ5
P34/RxD1/SDA0
P33/TxD1/SCL1
VSS
P32/SCK0/SDA1/
IRQ4
PVCC2
P31/RxD0/IrRxD
P30/TxD0/IrTxD
PD7/D15
PD6/D14
PD5/D13
PD4/D12
PD3/D11
PD2/D10
PD1/D9
PVCC1
PD0/D8
VSS
PE7/D7
PE6/D6
PE5/D5
PE4/D4
PE3/D3
PE2/D2
PE1/D1
PE0/D0
P17/PO15/TIOCB2/PWM3/TCKLD
P16/PO14/TIOCA2/PWM2/
IRQ1
P15/PO13/TIOCB1/TCLKC
60
59
58
57
56
55
54
53
52
51
50
49
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
31
TOP VIEW
(TFP-120)
Figure 1-2 Pin Arrangement (TFP-120: Top View)
Содержание H8S/2631
Страница 28: ...xviii Appendix G Package Dimensions 1154 ...
Страница 341: ...316 Transfer SAR or DAR DAR or SAR Block area First block Nth block Figure 9 8 Memory Mapping in Block Transfer Mode ...
Страница 918: ...905 ø DREQ0 DREQ1 tDRQS tDRQH Figure 25 19 DMAC DREQ Input Timing ...
Страница 955: ...943 A 2 Instruction Codes Table A 2 shows the instruction codes ...