1086
15
FAE1
0
R/W
14
FAE0
0
R/W
13
—
0
R/W
12
—
0
R/W
11
DTA1
0
R/W
8
—
0
R/W
10
—
0
R/W
9
DTA0
0
R/W
Bit
DMABCRH
Initial value
R/W
Full address mode
:
:
:
:
Full address enable 1
0
Short address mode
1
Full address mode
Full address enable 0
0
Short address mode
1
Full address mode
Data transfer acknowledge 1
Data transfer acknowledge 0
0
Clearing of selected internal interrupt
source at time of DMA transfer is disabled
1
Clearing of selected internal interrupt
source at time of DMA transfer is enabled
0
Clearing of selected internal interrupt
source at time of DMA transfer is disabled
1
Clearing of selected internal interrupt
source at time of DMA transfer is enabled
Содержание H8S/2631
Страница 28: ...xviii Appendix G Package Dimensions 1154 ...
Страница 341: ...316 Transfer SAR or DAR DAR or SAR Block area First block Nth block Figure 9 8 Memory Mapping in Block Transfer Mode ...
Страница 918: ...905 ø DREQ0 DREQ1 tDRQS tDRQH Figure 25 19 DMAC DREQ Input Timing ...
Страница 955: ...943 A 2 Instruction Codes Table A 2 shows the instruction codes ...