559
Table 14-4 Settings and Operation (Examples when ø = 10 MHz)
Fixed DADR Bits
Bit Data
CKS
Resolution
T (µs)
CFS
Base
Cycle (µs)
Conversion
Cycle (µs)
T
L
(if OS = 0)
T
H
(if OS = 1)
Precision
(Bits)
3 2 1 0
Conversion
Cycle
*
(µs)
0
0.1
0
6.4
1638.4
1. Always low (or high)
(DADR = H'0001 to
H'03FD)
14
1638.4
2. (Data value)
×
T
(DADR = H'0401 to
H'FFFD)
12
0 0 409.6
10
0 0 0 0 102.4
1
25.6
1638.4
1. Always low (or high)
(DADR = H'0003 to
H'00FF)
14
1638.4
2. (Data value)
×
T
(DADR = H'0103 to
H'FFFF)
12
0 0 409.6
10
0 0 0 0 102.4
1
0.2
0
12.8
3276.8
1. Always low (or high)
(DADR = H'0001 to
H'03FD)
14
3276.8
2. (Data value)
×
T
(DADR = H'0401 to
H'FFFD)
12
0 0 819.2
10
0 0 0 0 204.8
1
51.2
3276.8
1. Always low (or high)
(DADR = H'0003 to
H'00FF)
14
3276.8
2. (Data value)
×
T
(DADR = H'0103 to
H'FFFF)
12
0 0 819.2
10
0 0 0 0 204.8
Note:
*
This column indicates the conversion cycle when specific DADR bits are fixed.
Содержание H8S/2631
Страница 28: ...xviii Appendix G Package Dimensions 1154 ...
Страница 341: ...316 Transfer SAR or DAR DAR or SAR Block area First block Nth block Figure 9 8 Memory Mapping in Block Transfer Mode ...
Страница 918: ...905 ø DREQ0 DREQ1 tDRQS tDRQH Figure 25 19 DMAC DREQ Input Timing ...
Страница 955: ...943 A 2 Instruction Codes Table A 2 shows the instruction codes ...