927
Addressing Mode/
Instruction Length (Bytes)
Operand Size
#xx
Rn
@ERn
@(d,ERn)
@–
ERn/@ERn+
@aa
@(d,PC)
@@aa
—
Mnemonic
EXTS
TAS
*
3
MAC
CLRMAC
LDMAC
STMAC
EXTS.W Rd
W
2
EXTS.L ERd
L
2
TAS @ERd
B
4
MAC @ERn+, @ERm+
4
CLRMAC
LDMAC ERs,MACH
LDMAC ERs,MACL
STMAC MACH,ERd
STMAC MACL,ERd
(<bit 7
>
of Rd16)
→
——
0
—
1
(<bit 15 to 8
>
of Rd16)
(<bit 15
>
of ERd32)
→
——
0
—
1
(<bit 31 to 16> of ERd32)
@ERd-0
→
CCR set, (1)
→
——
0
—
4
(
<
bit 7
>
of @ERd)
@ERnx@ERm+MAC
→
MAC
——
——
——
4
(signal multiplication)
[11]
[11]
[11]
@ERn+2
→
ERn, ERm+2
→
ERm
0
→
MACH, MACL
——
——
——
2 [12]
ERs
→
MACH
——
——
——
2 [12]
ERs
→
MACL
——
——
——
2 [12]
MACH
→
ERd
——
—
1 [12]
MACL
→
ERd
——
—
1 [12]
Operation
Condition Code
IH
N
Z
V
C
Advanced
No. of States
*
1
↔
↔
↔
↔
↔
↔
↔
↔
↔
↔
↔
↔
—
—
L
L
L
L
2
2
2
2
2
Содержание H8S/2631
Страница 28: ...xviii Appendix G Package Dimensions 1154 ...
Страница 341: ...316 Transfer SAR or DAR DAR or SAR Block area First block Nth block Figure 9 8 Memory Mapping in Block Transfer Mode ...
Страница 918: ...905 ø DREQ0 DREQ1 tDRQS tDRQH Figure 25 19 DMAC DREQ Input Timing ...
Страница 955: ...943 A 2 Instruction Codes Table A 2 shows the instruction codes ...