iii
5.1.3
Pin Configuration..................................................................................................
93
5.1.4
Register Configuration.......................................................................................... 93
5.2
Register Descriptions .........................................................................................................
94
5.2.1
System Control Register (SYSCR).......................................................................
94
5.2.2
Interrupt Priority Registers A to L, O (IPRA to IPRL, IPRO) .............................
95
5.2.3
IRQ Enable Register (IER) ...................................................................................
96
5.2.4
IRQ Sense Control Registers H and L (ISCRH, ISCRL) .....................................
97
5.2.5
IRQ Status Register (ISR) ....................................................................................
98
5.3
Interrupt Sources................................................................................................................
99
5.3.1
External Interrupts ................................................................................................ 99
5.3.2
Internal Interrupts.................................................................................................. 100
5.3.3
Interrupt Exception Handling Vector Table ......................................................... 100
5.4
Interrupt Operation............................................................................................................. 105
5.4.1
Interrupt Control Modes and Interrupt Operation ................................................ 105
5.4.2
Interrupt Control Mode 0...................................................................................... 108
5.4.3
Interrupt Control Mode 2...................................................................................... 110
5.4.4
Interrupt Exception Handling Sequence ............................................................... 112
5.4.5
Interrupt Response Times ..................................................................................... 113
5.5
Usage Notes ....................................................................................................................... 114
5.5.1
Contention between Interrupt Generation and Disabling ..................................... 114
5.5.2
Instructions that Disable Interrupts....................................................................... 115
5.5.3
Times when Interrupts are Disabled .................................................................... 115
5.5.4
Interrupts during Execution of EEPMOV Instruction .......................................... 116
5.6
DTC and DMAC Activation by Interrupt.......................................................................... 116
5.6.1
Overview............................................................................................................... 116
5.6.2
Block Diagram...................................................................................................... 116
5.6.3
Operation .............................................................................................................. 117
Section 6
PC Break Controller (PBC)
.......................................................................... 119
6.1
Overview............................................................................................................................ 119
6.1.1
Features ................................................................................................................. 119
6.1.2
Block Diagram...................................................................................................... 120
6.1.3
Register Configuration.......................................................................................... 121
6.2
Register Descriptions ......................................................................................................... 121
6.2.1
Break Address Register A (BARA)...................................................................... 121
6.2.2
Break Address Register B (BARB) ...................................................................... 122
6.2.3
Break Control Register A (BCRA) ....................................................................... 122
6.2.4
Break Control Register B (BCRB) ....................................................................... 124
6.2.5
Module Stop Control Register C (MSTPCRC) .................................................... 124
6.3
Operation............................................................................................................................ 125
6.3.1
PC Break Interrupt Due to Instruction Fetch ........................................................ 125
6.3.2
PC Break Interrupt Due to Data Access ............................................................... 125
6.3.3
Notes on PC Break Interrupt Handling................................................................. 126
Содержание H8S/2631
Страница 28: ...xviii Appendix G Package Dimensions 1154 ...
Страница 341: ...316 Transfer SAR or DAR DAR or SAR Block area First block Nth block Figure 9 8 Memory Mapping in Block Transfer Mode ...
Страница 918: ...905 ø DREQ0 DREQ1 tDRQS tDRQH Figure 25 19 DMAC DREQ Input Timing ...
Страница 955: ...943 A 2 Instruction Codes Table A 2 shows the instruction codes ...