522
13.1.2
Block Diagram
Figure 13-1 shows a block diagram of the 8-bit timer module (TMR0, TMR1).
External clock source
Internal clock sources
ø/8
ø/64
ø/8192
Clock 1
Clock 0
Compare match A1
Compare match A0
Clear 1
CMIA0
CMIB0
OVI0
CMIA1
CMIB1
OVI1
Interrupt signals
TMO0
TMRI01
TMRI23
Internal bus
TCORA0
Comparator A0
Comparator B0
TCORB0
TCSR0
TCR0
TCORA1
Comparator A1
TCNT1
Comparator B1
TCORB1
TCSR1
TCR1
TMCI01
TMCI23
TCNT0
Overflow 1
Overflow 0
Compare match B1
Compare match B0
TMO1
A/D
conversion
start request
signal
Clock select
Control logic
Clear 0
Figure 13-1 Block Diagram of 8-Bit Timer
Содержание H8S/2631
Страница 28: ...xviii Appendix G Package Dimensions 1154 ...
Страница 341: ...316 Transfer SAR or DAR DAR or SAR Block area First block Nth block Figure 9 8 Memory Mapping in Block Transfer Mode ...
Страница 918: ...905 ø DREQ0 DREQ1 tDRQS tDRQH Figure 25 19 DMAC DREQ Input Timing ...
Страница 955: ...943 A 2 Instruction Codes Table A 2 shows the instruction codes ...