Intel
®
81341 and 81342 I/O Processors
December 2007
Developer’s Manual
Order Number: 315037-002US
979
PMON Unit—Intel
®
81341 and 81342
42E
DM Page 14 idle
N
OD DDR SDRAM Memory Page 14 is idle (all pages
closed)
42F
DM Page 15 idle
N
OD DDR SDRAM Memory Page 15 is idle (all pages
closed)
430
DM Page Switch
N
O
DDR SDRAM Memory controller switched one page to
another.
431 - 47F
reserved
480
DM Read Data
N
D
DDR SDRAM Memory read by memory controller (#
DDR bursts: burst = 32bytes with 64-bit data bus
width).
Includes read for RMW of partial writes: See also
ESC 40E.
481
DM Port Read Data
Y
D
Amount of DDR SDRAM data read from
corresponding port. (# DDR bursts: burst = 32bytes
with 64-bit data bus width).
482
Reserved
483
DM Read Request Queue
Enter
Y
O
Read Transaction entered DDR SDRAM Memory
controller read request queue. 1 of 3 signals required
to track the number of entries in this queue.
484
DM Read Request Queue
Exit
Y
a
O
Read Transaction exited DDR SDRAM Memory
controller read request queue. 1 of 3 signals required
to track the number of entries in this queue. 1 of 2
signals required to generate a Head of Queue
Histogram for this queue.
485
DM Read Request Queue
Empty
Y
a
OD
DDR SDRAM Memory controller read request queue
has no entries. 1 of 3 signals required to track the
number of entries in this queue.
486
DM Read Request Queue
Not Empty
Y
a
OD
DDR SDRAM Memory controller read request queue
has one or more entries. 1 of 2 signals required to
generate a Head of Queue Histogram for this queue.
487
DM Read Request Queue
Full
Y
a
OD DDR SDRAM Memory controller read request queue
is completely full of transactions.
488
DM Write Data
N
D
DDR SDRAM Memory written by memory controller
(DDR bursts: burst = 32bytes with 64-bit data bus
width)
Includes partial writes: See also ESC 40E.
489
DM Port Write Data
Y
D
Amount of DDR SDRAM data written from
corresponding port. (# DDR bursts: burst = 32bytes
with 64-bit data bus width).
48A
Reserved
48B
DM Write Request Queue
Enter
Y
O
Write Transaction entered DDR SDRAM Memory
controller write request queue. 1 of 3 signals
required to track the number of entries in this queue.
48C
DM Write Request Queue
Exit
Y
a
O
Write Transaction exited DDR SDRAM Memory
controller write request queue. 1 of 3 signals
required to track the number of entries in this queue.
1 of 2 signals required to generate a Head of Queue
Histogram for this queue.
48D
DM Write Request Queue
Empty
Y
a
OD
DDR SDRAM Memory controller write request queue
has no entries. 1 of 3 signals required to track the
number of entries in this queue.
48E
DM Write Request Queue
Not Empty
Y
a
OD
DDR SDRAM Memory controller write request queue
has one or more entries. 1 of 2 signals required to
generate a Head of Queue Histogram for this queue.
48F
DM Write Request Queue
Full
Y
a
OD DDR SDRAM Memory controller write request queue
is completely full of transactions.
Table 618. DDR SDRAM Memory Controller Events (Sheet 2 of 3)
Event Selection Code (Hex)
Event
SRC Type Comment