Intel
®
81341 and 81342 I/O Processors
December 2007
Developer’s Manual
Order Number: 315037-002US
7
Contents—Intel
®
81341 and 81342
2.13.65Inbound ATU Upper Base Address Register 3 - IAUBAR3............................ 210
2.13.67Inbound ATU Translate Value Register 3 - IATVR3 .................................... 212
2.13.68Inbound ATU Upper Translate Value Register 3 - IAUTVR3 ......................... 212
2.13.69Outbound I/O Base Address Register - OIOBAR ........................................ 213
2.13.70Outbound I/O Window Translate Value Register - OIOWTVR....................... 214
2.13.71Outbound Upper Memory Window Base Address Register 0 - OUMBAR0 ....... 215
2.13.72Outbound Upper 32-bit Memory Window Translate Value Register 0 - OUMWTVR0
2.13.73Outbound Upper Memory Window Base Address Register 1 - OUMBAR1 ....... 217
2.13.74Outbound Upper 32-bit Memory Window Translate Value Register 1 - OUMWTVR1
2.13.75Outbound Upper Memory Window Base Address Register 2 - OUMBAR2 ....... 219
2.13.76Outbound Upper 32-bit Memory Window Translate Value Register 2 - OUMWTVR2
2.13.77Outbound Upper Memory Window Base Address Register 3 - OUMBAR3 ....... 221
2.13.78Outbound Upper 32-bit Memory Window Translate Value Register 3 - OUMWTVR3
2.13.79Outbound Configuration Cycle Address Register - OCCAR........................... 223
2.13.80Outbound Configuration Cycle Data Register - OCCDR............................... 224
2.13.81Outbound Configuration Cycle Function Number - OCCFN .......................... 224
2.13.82PCI Interface Error Control and Status Register - PIECSR........................... 225
2.13.83PCI Interface Error Address Register - PCIEAR.......................................... 226
2.13.84PCI Interface Error Upper Address Register - PCIEUAR .............................. 227
2.13.85PCI Interface Error Context Address Register — PCIECAR .......................... 228
2.13.88PCIX RCOMP Control Register — PRCR .................................................... 231
2.13.89PCIX Pad ODT Drive Strength Manual Override Values Registers — PPODSMOVR
2.13.90PCIX PAD DRIVE STRENGTH Manual Override Values ........ Register (3.3 V/1.5 V
Switch Supply Voltage) — PPDSMOVR3.3_1.5233
2.13.91PCIX PAD DRIVE STRENGTH Manual Override Values Register (3.3 V Dedicated
Supply Voltage) — PPDSMOVR3.3234
3.3.1.1 Inbound Address Translation .................................................... 242
3.3.1.2 Inbound Memory Write Transaction ........................................... 245
3.3.1.3 Inbound Memory Read Transaction ........................................... 246
3.3.1.4 Inbound I/O Cycle Translation .................................................. 247
3.3.1.5 Inbound Configuration Cycle Translation (ID Routed)................... 247
3.3.1.6 Inbound Vendor_Defined Message Transactions .......................... 248
3.3.2.1 Outbound Address Translation - Internal Bus Transactions............ 250
3.3.2.2 Outbound Address Translation Windows..................................... 251
3.3.2.3 Outbound DMA Transactions..................................................... 254
3.3.2.4 Outbound Function Number...................................................... 254
3.3.5 Outbound Configuration Cycle Translation................................................ 257
3.3.5.1 Outbound Configuration Cycle Error Conditions ........................... 257
3.3.5.2 Outbound Configuration Completions with Retry Status (CRS)....... 257
3.3.5.3 Outbound PCI Express Message Transactions.............................. 258