Intel
®
81341 and 81342—DDR SDRAM Memory Controller
Intel
®
81341 and 81342 I/O Processors
Developer’s Manual
December 2007
598
Order Number: 315037-002US
EMRS
Command
(Output = enabled,
RDQS Enable =
Yes,
DQS# Enable =
enable, OCD
Program = exit,
RTT = Disabled,
Additive latency =
000b, disable DLL)
0 0 X X X X 0 0 1 X X X 0 0 0 0 0 0 0 0 0 0 0 0 1 0 0 0 X X X X
0080 0080H
EMRS
Command
(Output = enabled,
RDQS Enable =
Yes,
DQS# Enable =
enable, OCD
Program = exit,
RTT = 75 ohm,
Additive latency =
000b, disable DLL)
0 0 X X X X 0 0 1 X X X 0 0 0 0 0 0 0 0 0 0 1 0 1 0 0 0 X X X X
0080 0280H
EMRS
Command
(Output = enabled,
RDQS Enable =
Yes,
DQS# Enable =
enable, OCD
Program = exit,
RTT = 150 ohm,
Additive latency =
000b, disable DLL)
0 0 X X X X 0 0 1 X X X 0 0 0 0 0 0 1 0 0 0 0 0 1 0 0 0 X X X X
0080 2080H
a. MRS Command examples are shown for DDR2 at 400MHz and 533Hz.
for Mode Register parameter definitions.
c. Set to 000b for MR Command.
d. tWR is 3 and 4 for 400MHz and 533MHz respectively for DDR2.
e. MRS Command examples are shown for DDR2 at 400MHz and 533Hz.
for Mode Register parameter definitions.
g. Set to 000b for MR Command.
h. tWR is 3 and 4 for 400MHz and 533MHz respectively for DDR2.
for Extended Mode Register parameter definitions.
j. Set to 001b for EMR Command.
Table 365. SDIR Encoding Examples (Sheet 3 of 3)