Intel
®
81341 and 81342—Address Translation Unit (PCI-X)
Intel
®
81341 and 81342 I/O Processors
Developer’s Manual
December 2007
156
Order Number: 315037-002US
2.13.7
ATU Revision ID Register - ATURID
Revision ID Register bit definitions adhere to PCI Local Bus Specification, Revision 2.3.
2.13.8
ATU Class Code Register - ATUCCR
Class Code Register bit definitions adhere to PCI Local Bus Specification, Revision 2.3.
Auto configuration software reads this register to determine the PCI device function.
Table 29. ATU Revision ID Register - ATURID
Bit
Default
Description
07:00
xxH
a
a. See Intel
®
81341 and 81342 I/O Processors Specification Update.
ATU Revision - identifies the revision number.
PCI
IOP
Attributes
Attributes
7
4
0
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
Attribute Legend:
RV = Reserved
PR = Preserved
RS = Read/Set
RW = Read/Write
RC = Read Clear
RO = Read Only
NA = Not Accessible
Register Offset
+008H
Table 30. ATU Class Code Register - ATUCCR
Bit
Default
Description
23:16
05H
Base Class - Memory Controller
15:08
80H
Sub Class - Other Memory Controller
07:00
00H
Programming Interface - None defined
PCI
IOP
Attributes
Attributes
23
20
16
12
8
4
0
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
Attribute Legend:
RV = Reserved
PR = Preserved
RS = Read/Set
RW = Read/Write
RC = Read Clear
RO = Read Only
NA = Not Accessible
Register Offset
+009H