Intel
®
81341 and 81342 I/O Processors
December 2007
Developer’s Manual
Order Number: 315037-002US
1033
Peripheral Registers—Intel
®
81341 and 81342
21.6.1.8 I/O Pad Control
The I/O Pad Control is allocated 512 Bytes of PMMR registers space and is always
located at 2000H relative to the PMMRBAR.
Use the following equation to calculate the actual register address:
Internal Bus Address = P I/O Pad Control Base Address Register
Offset.
Note:
DCAL and DQS registers are described in the DDR SDRAM Memory Controller Unit, and
the PBI drive strength register is described in the Peripheral Bus Interface chapter.
Table 653. I/O Pad Control Base Address Offset.
Unit
Associated Unit Interface
I/O Pad Control Base Address Offset
(Relative to PMMRBAR)
I/O Pad Control
DDR SDRAM Memory Controller
+2000H
Peripheral Bus Interface
+2080H
PCI Interface
+2100H
Other Units
+2180H