Intel
®
81341 and 81342—Inter-Processor Messaging Unit
Intel
®
81341 and 81342 I/O Processors
Developer’s Manual
December 2007
834
Order Number: 315037-002US
13.6.2
Door Bell Enable Register — DBER
The Door Bell Enable Register (DBER) contains the Door Bell and Circular Queue
interrupt enable bits that are used to manage the two messaging schemes. The Circular
Queue Not Full Interrupt Enables are also used as a condition of setting their associated
Circular Not Full Interrupt Status bits in the DBCR
Table 509. Door Bell Enable Register — DBER
Bit
Default
Description
31:24
00H
Reserved
23
0
2
Enable Receive Queue 3 Not Empty Interrupt (ER3NE) -- When set, an interrupt request is asserted to
the Intel XScale
®
processor when the Receive Queue 3 Not Empty Status bit is set in the DBCR.
22
0
2
Enable Send Queue 3 Not Full Interrupt (ES3NF) -- When set, the Send Queue 3 Not Full Status bit is set
in the DBCR and an interrupt request is asserted to the Intel XScale
®
processor when Send Queue 3 is
not Full.
21
0
2
Enable Receive Queue 2 Not Empty Interrupt (ER2NE) -- When set, an interrupt request is asserted to
the Intel XScale
®
processor when the Receive Queue 2 Not Empty Status bit is set in the DBCR.
20
0
2
Enable Send Queue 2 Not Full Interrupt (ES2NF) -- When set, the Send Queue 2 Not Full Status bit is set
in the DBCR and an interrupt request is asserted to the Intel XScale
®
processor when Send Queue 2 is
not Full.
19
0
2
Enable Receive Queue 1 Not Empty Interrupt (ER1NE) -- When set, an interrupt request is asserted to
the Intel XScale
®
processor when the Receive Queue 1 Not Empty Status bit is set in the DBCR.
18
0
2
Enable Send Queue 1 Not Full Interrupt (ES1NF) -- When set, the Send Queue 1 Not Full Status bit is set
in the DBCR and an interrupt request is asserted to the Intel XScale
®
processor when Send Queue 1 is
not Full.
17
0
2
Enable Receive Queue 0 Not Empty Interrupt (ER0NE) -- When set, an interrupt request is asserted to
the Intel XScale
®
processor when the Receive Queue 0 Not Empty Status bit is set in the DBCR.
16
0
2
Enable Send Queue 0 Not Full Interrupt (ES0NF) -- When set, the Send Queue 0 Not Full Status bit is set
in the DBCR and an interrupt request is asserted to the Intel XScale
®
processor when Send Queue 0 is
not Full.
15
0
2
Reserved
14:00
0000H
Enable Door Bell Status Interrupt (EDBST) -- When any of these bits is set, an interrupt is asserted to
the Intel XScale
®
processor when the corresponding bit in the Door Bell Status (DBST) field of the DBCR
is set.
PCI
IOP
Attributes
Attributes
28
24
20
16
12
8
4
0
31
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rv
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
Intel
XScale
®
processor internal bus address offset
+0A04H
Attribute Legend:
RV = Reserved
PR = Preserved
RS = Read/Set
RW = Read/Write
RC = Read Clear
RO = Read Only
NA = Not Accessible