Intel
®
81341 and 81342 I/O Processors
December 2007
Developer’s Manual
Order Number: 315037-002US
837
Inter-Processor Messaging Unit—Intel
®
81341 and 81342
13.6.6
Send Queue Control Register 0 — SQCR0
The Send Queue Control Register 0 (SQCR0) provides the ability to reset the Send
Queue 0 Put/Get pointers at the request of the other processor. In addition, the size of
Send Queue 0 is configured by the Send Queue 0 Size field of the SQCR0.
Table 513. Send Queue Control Register 0 — SQCR0
Bit
Default
Description
31
0
2
Send Queue 0 Reset (SQ0R)
— Reinitialize Send Queue 0 by returning the Put/Get pointers to their
default values.
Note:
The reinitialization of Send Queue 0 will not take effect until the Send Queue 0 Reset Request
bit (SQ0RR) in the SQCR0 is set by the other processor. The SQ0R and SQ0RR bits in the
SQCR0 will be reinitialized along with the Put/Get Pointers.
30
0
2
Send Queue 0 Reset Request (SQ0RR)
— The other processor is requesting that Send Queue 0 be
reinitialized by returning the Put/Get pointers to their default values.
Note:
The reinitialization of Send Queue 0 will not take effect until the Send Queue 0 Reset bit (SQ0R)
in the SQCR0 is set. The SQ0R and SQ0RR bits in the SQCR0 will be reinitialized along with the
Put/Get Pointers.
29:15
0000H
Reserved
15:00
0000H
Send Queue 0 Size
— Index of the last queue entry in Send Queue 0.
PCI
IOP
Attributes
Attributes
28
24
20
16
12
8
4
0
31
rs
na
ro
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
Attribute Legend:
RV = Reserved
PR = Preserved
RS = Read/Set
RW = Read/Write
RC = Read Clear
RO = Read Only
NA = Not Accessible
Intel XScale
®
processor internal bus address offset
+0A24H