Intel
®
81341 and 81342—PMON Unit
Intel
®
81341 and 81342 I/O Processors
Developer’s Manual
December 2007
980
Order Number: 315037-002US
490
DM Read Coherent Hits
Y
O
of times a read transaction has a coherency conflict
with a write in a port transaction queue. (count is per
hit, not per read transaction in the case of different
write transactions with coherent hits with a single
read transaction).
491
DM Write Coherent Hits
Y
O
of hits in this port’s read request queue for
coherency conflicts from a write transactions in the
memory controller.
492
DM Transaction Count
Expire
Y
O
of times this port’s transaction count expires with
additional transactions pending.
493 - 4FF
Reserved
a. Source Selection valid for North and South Internal Busses only.
Table 618. DDR SDRAM Memory Controller Events (Sheet 3 of 3)
Event Selection Code (Hex)
Event
SRC Type Comment