Intel
®
81341 and 81342 I/O Processors
December 2007
Developer’s Manual
Order Number: 315037-002US
639
DDR SDRAM Memory Controller—Intel
®
81341 and 81342
7.8.10
DDR ECC Log Registers — DELOG0, DELOG1
The DDR ECC Log Registers are responsible for logging the error types detected on the
local memory bus. Two errors are detected and logged. The error type is logged
(single-bit or multi-bit) along with the syndrome that indicated the error. For a
single-bit error, software can read this syndrome and determine which bit had the error
in order to perform scrubbing. For a multi-bit error, the syndrome does not match an
entry in the H-Matrix and thus, is uncorrectable (see
Table 370, “Syndrome Decoding”
The error recorded in DELOG0 corresponds to the address in DEAR0, and the error
logged in DELOG1 corresponds to the address in DEAR1. The upper four bits of the
36-bit ECC address is logged into this register.
The ELOGx registers comprise read-only bits and only have meaning when MCISR[0] or
MCISR[1] is non-zero. For more details on error handling, see
Error Correction and Detection” on page 607
.
Table 383. DDR ECC Log Registers — DELOG0, DELOG1 (Sheet 1 of 2)
Bit
Default
Description
31:28
0H
Upper ECC Address — The upper 4 bits of the 36-bit ECC Address is stored in this 4-bit field when an
ECC error is logged. The lower 29 bits of the address are logged in the DDR ECC Address Registers
(DEARx).
27:24
0000
2
Reserved
23:20
0H
ECC Error Requester: Indicates the requester of the logged error:
Internal Bus Requester ID Requester Name
0000
2
Reserved
0001
2
Intel XScale
®
microarchitecture 0 (coreID0)
0010
2
Intel XScale
®
microarchitecture 1 (coreID1)
0011
2
ATUX
0100
2
ATUE
0101
2
Application DMAs
0110
2
Reserved
0111
2
Reserved
1000
2
Reserved
1001
2
SMBus
All other IDs are reserved.
Note:
This field is only valid when the Port ID field in this register (bits[19:16]) indicates the north or
south internal bus memory port.
Note:
Not all of the Internal Bus Requesters accesses the DDR SDRAM Memory.
PCI
IOP
Attributes
Attributes
28
24
20
16
12
8
4
0
31
ro
na
ro
na
ro
na
ro
na
rv
na
rv
na
rv
na
rv
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
rv
na
rv
na
rv
na
ro
na
rv
na
rv
na
rv
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
Attribute Legend:
RV = Reserved
PR = Preserved
RS = Read/Set
RW = Read/Write
RC = Read Clear
RO = Read Only
NA = Not Accessible
Error #
0
1
Intel XScale
®
microarchitecture Local Bus
Address offset
+1820H
+1824H