Intel
®
81341 and 81342 I/O Processors
December 2007
Developer’s Manual
Order Number: 315037-002US
5
Contents—Intel
®
81341 and 81342
2.7.5.1 Master Aborts for Outbound Read or Write Request ..................... 114
2.7.5.2 Inbound Read Completion or Inbound Configuration Write Completion
2.7.5.3 Master-Aborts Signaled by the ATU as a Target........................... 115
Uncorrectable Address Errors ...........................................115
Internal Bus Master-Abort ................................................. 115
2.7.6.1 Target Aborts for Outbound Read Request or Outbound Write Request.
2.7.6.2 Inbound Read Completion or Inbound Configuration Write Completion
2.7.6.3 Target-Aborts Signaled by the ATU as a Target........................... 117
Internal Bus Master Abort..................................................117
Internal Bus Target Abort ..................................................117
Inbound EROM Memory Write .......................................... 117
2.7.7 Corrupted or Unexpected Split Completions ............................................. 118
2.7.7.1 Completer Address.................................................................. 118
2.7.7.2 Completer Attributes ............................................................... 118
2.7.9.1 Master Abort on the Internal Bus .............................................. 120
Inbound Write Request...................................................... 120
Inbound Read Request ..................................................... 121
2.7.9.2 Target Abort on the Internal Bus............................................... 122
Conventional Mode ........................................................... 122
PCI-X Mode .......................................................................122
2.7.9.3 Parity Error on the Internal Bus ................................................ 123
Conventional Mode ........................................................... 123
PCI-X Mode .......................................................................123
2.10.1 Configuring Vital Product Data Operation................................................. 132
2.10.2.1 Reading Vital Product Data....................................................... 133
2.10.2.2 Writing Vital Product Data........................................................ 134
P_RSTOUT#
)...................................................................... 135
P_CLKOUT
,
P_CLKO[3:0]
) ...................................... 135
2.11.6 External Clock Driver (
CR_FREQ[1:0]
) .................................................. 136
2.13.5 ATU Command Register - ATUCMD ......................................................... 153
2.13.8 ATU Class Code Register - ATUCCR......................................................... 156
2.13.9 ATU Cacheline Size Register - ATUCLSR................................................... 157