Intel
®
81341 and 81342 I/O Processors
December 2007
Developer’s Manual
Order Number: 315037-002US
203
Address Translation Unit (PCI-X)—Intel
®
81341 and 81342
2.13.58 ECC First Address Register - ECCFAR
When the ECC Error Phase register (bits 6:4 of the ECCCSR) is non-zero (indicating
that an error has been captured), the ECCFAR register indicates the contents of the
P_AD[31:0]
bus (for 64- and 32-bit buses) for the address phase of the transaction
that included the error. For Dual Address Cycle (DAC) transactions, this represents the
least significant 32-bits of the 64-bit address. When the ECC Error Phase register is
zero, the contents of this register are undefined.
Note:
Registers that store information from the failing transaction always store information
directly from the bus (uncorrected), even when correction of the error is possible.
Note:
The
“ECC Control and Status Register - ECCCSR”
,
“ECC Second Address Register - ECCSAR”
, and
report the actual transaction that has the error. For example, when the Split
Completion of an original Outbound Read request has an error, the information
regarding the Split Completion is reported.
Table 81. ECC First Address Register - ECCFAR
Bit
Default
Description
31:00 0000 0000H
ECC First Address - This register represents the 32-bit address of a failing single address cycle (SAC)
transaction. Or, in the case of a failing DAC transaction, this register represents the least significant 32-
bits of the address.
PCI
IOP
Attributes
Attributes
28
24
20
16
12
8
4
0
31
ro
ro
ro
ro
ro
ro
ro
ro
ro
ro
ro
ro
ro
ro
ro
ro
ro
ro
ro
ro
ro
ro
ro
ro
ro
ro
ro
ro
ro
ro
ro
ro
ro
ro
ro
ro
ro
ro
ro
ro
ro
ro
ro
ro
ro
ro
ro
ro
ro
ro
ro
ro
ro
ro
ro
ro
ro
ro
ro
ro
ro
ro
ro
ro
Attribute Legend:
RV = Reserved
PR = Preserved
RS = Read/Set
RW = Read/Write
RC = Read Clear
RO = Read Only
NA = Not Accessible
Internal Bus Address
+0DCH