Intel
®
81341 and 81342—Exception Initiator and Boot Sequence
Intel
®
81341 and 81342 I/O Processors
Developer’s Manual
December 2007
738
Order Number: 315037-002US
10.4.4
Targeted Reset Register — TARRSTR
The Targeted Reset Register (TARRSTR) is a 32-bit co-processor register that can be
used by a core to initiate a reset to another core in the system, including itself.
Software writes this register by specifying the coreID to reset. The status of the reset is
“Reset Cause Status Register — RCSR” on page 736
Table 450. Targeted Reset Register — TARRSTR
Bit
Default
Description
31:01 0000 0000H Reserved.
03:00
0000
2
Targeted Core Identification (coreID) — This field identifies the coreID of the core that will be the target
of the reset.
Memory
Co-Processor
Attributes
Attributes
28
24
20
16
12
8
4
0
31
rv
ro
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rw
ro
rw
ro
rw
ro
rw
ro
Attribute Legend:
RV = Reserved
PR = Preserved
RS = Read/Set
RW = Read/Write
RC = Read Clear
RO = Read Only
NA = Not Accessible
Intel XScale
®
processor
Local Bus Address Offset
coreID0 - n/a
coreID1 - n/a
Intel XScale
®
processor Coprocessor Address
CP6, CRm 1, CRn 2