Intel
®
81341 and 81342—Application DMA Unit
Intel
®
81341 and 81342 I/O Processors
Developer’s Manual
December 2007
524
Order Number: 315037-002US
5.16.3
ADMA Descriptor Address Register x — ADARx
The ADMA Descriptor Address Register (ADAR) contains the address of the current
chain descriptor in local memory. This read-only register is loaded when a new basic or
full chain descriptor is read.
depicts the ADMA Descriptor Address Register.
All chain descriptors are aligned on an 8 word (or 32 Byte) address boundary.
5.16.4
Internal Interface Parity Control Register x — IIPCRx
This register enables/disables the ADMA internal bus data parity checking capabilities.
For more details, see
Section 5.12, “Internal Interface Parity Checking and Generation”
Note:
The ADMA always generates internal bus parity.
Table 318. ADMA Descriptor Address Register x — ADARx
Bit
Default
Description
31:05 0000 0000H Current Descriptor Address - local memory address of the current chain descriptor read by the
Application DMA.
04:00
00000
2
Reserved
Host
IOP
Attributes
Attributes
28
24
20
16
12
8
4
0
31
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
rv
na
rv
na
rv
na
rv
na
rv
na
Attribute Legend:
RV = Reserved
PR = Preserved
RS = Read/Set
RW = Read/Write
RC = Read Clear
RO = Read Only
NA = Not Accessible
Channel #
0
1
2
Internal bus address offset
0008H
0208H
0408H
Table 319. Internal Interface Parity Control Register x — IIPCR x
Bit
Default
Description
31:01 0000 0000H Reserved
00
0
2
Internal Interface Parity Enabled:
Enables or disables checking and reporting (interrupt generation)
of data parity errors on the internal bus interface of the ADMA.
0 = Disable Parity Error
1 = Enable Parity Error
Host
IOP
Attributes
Attributes
28
24
20
16
12
8
4
0
31
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rw
na
Attribute Legend:
RV = Reserved
PR = Preserved
RS = Read/Set
RW = Read/Write
RC = Read Clear
RO = Read Only
NA = Not Accessible
Intel XScale
®
processor Local Bus Address offset
0018H
0218H
0418H
Channel #
0
1
2