Intel
®
81341 and 81342 I/O Processors
December 2007
Developer’s Manual
Order Number: 315037-002US
541
System Controller (SC) and Internal Bus Bridge—Intel
®
81341 and 81342
6.3
Internal Bus Bridge
This section describes the internal bus bridge. The internal bus bridge isolates traffic on
the north internal bus and the south internal bus. The internal bus bridge is a
bidirectional bridge. Transactions targeting the south internal bus from the north
internal bus are referred to as
outbound transactions
. Transactions targeting the
north internal bus from the south internal bus are referred to as
inbound
transactions
.
Figure 77. Intel
®
81341 and 81342 I/O Processors Block Diagram (External)
PCI-X or PCI-E
Intel® 81342
I/O Processor
16-Bit I/F
I2C Bus
72-Bit
I/F
Serial Bus
Bridge
Multi-Port
DDR II SDRAM
Memory Controller
Three
Application
DMA
Channels
Host Interface
(ATU)
Multi-Port
SRAM
Memory
Controller
Two
UARTs
Three I2C
Bus
Interfaces
APB
PBI
Unit
(Flash)
Intel
Xscale®
Processor
(coreID = 0H)
512K L2 Cache
Timers
Intel
Xscale®
Processor
(coreID = 1H)
512K L2 Cache
Inter-Core
Interrupt
Interrupt
Controller
Timers
Inter-Core
Interrupt
Interrupt
Controller
SMBus
Unit
SMBus
128-Bit South Internal Bus
128-Bit North Internal Bus
PCI-E
Host Interface
(ATU)
IMU
B6252-01