Intel
®
81341 and 81342—Interrupt Controller Unit
Intel
®
81341 and 81342 I/O Processors
Developer’s Manual
December 2007
780
Order Number: 315037-002US
11.7.16 Interrupt Steering Register 2 — INTSTR2
The Interrupt Steering Register 2 allows system designers to direct any of 32 internal
or external interrupt sources to either one of the two internal interrupt exceptions, FIQ
and IRQ.
When an interrupt is enabled with the INTCTL2 register, this register steers the
interrupt to an internal interrupt exception.
Table 473. Interrupt Steering Register 2 — INTSTR2
Bit
Default
Description
31
0
2
Reserved.
30
0
2
South Internal Bus Bridge Error Interrupt Steering
0 = Interrupt Directed to Internal IRQ
1 = Interrupt Directed to Internal FIQ
29:01
0
2
Reserved.
00
0
2
Inter-Processor Interrupt Steering
0 = Interrupt Directed to Internal IRQ
1 = Interrupt Directed to Internal FIQ
Memory
Coprocessor
Attributes
Attributes
28
24
20
16
12
8
4
0
31
rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw
na na na na na na na na na na na na na na na na na na na na na na na na na na na na na na na na
Attribute Legend:
RV = Reserved
PR = Preserved
RS = Read/Set
RW = Read/Write
RC = Read Clear
RO = Read Only
NA = Not Accessible
Intel XScale
®
processor Coprocessor
address
CP6, Page 5, Register 2