Intel
®
81341 and 81342—Application DMA Unit
Intel
®
81341 and 81342 I/O Processors
Developer’s Manual
December 2007
528
Order Number: 315037-002US
02:01
00
2
Transfer Direction - This field is used to selects the ADMA transfer type.
Source Destination
00 Host I/O interface Local Memory
01 Local Memory Host I/O interface
10 Internal Bus Local Memory
11 Local Memory Internal Bus
Note:
When the Source Selection field does not equal 0000b (Single Source), only the Local Memory
may be selected as the Source (Transfer Direction = 01b, or Transfer Direction = 11b)
Note:
Selection of a Transfer Direction using the Host I/O interface directly maps the programmed
range of addresses (Source/Destination) over to the Host I/O interface including the upper 32-
bits of the Host I/O interface address programmed in the descriptor.
Note:
When a Transfer Direction using the Internal Bus or Local Memory is selected, the programmed
range of addresses (Source/Destination) is direct mapped from the ADMA onto the Internal Bus
or Local Memory including the upper 4-bits of the address programmed in the descriptor.
00
0
2
Interrupt Enable
- When set, the Application DMA generates an interrupt to the 81341 and 81342
upon completion of a transfer. When clear, no interrupt is generated.
Table 321. ADMA Descriptor Control Register x — ADCRx (Sheet 3 of 3)
Bit
Default
Description
Host
IOP
Attributes
Attributes
28
24
20
16
12
8
4
0
31
ro
na
ro
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
ro
na
ro
na
ro
na
ro
na
rv
na
rv
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
Attribute Legend:
RV = Reserved
PR = Preserved
RS = Read/Set
RW = Read/Write
RC = Read Clear
RO = Read Only
NA = Not Accessible
Channel #
0
1
2
Internal bus address offset
0028H
0228H
0428H