Intel
®
81341 and 81342—Application DMA Unit
Intel
®
81341 and 81342 I/O Processors
Developer’s Manual
December 2007
504
Order Number: 315037-002US
Figure 67. Zero Result Buffer Check with P+Q RAID6
0 A000 0400H
Block 1
MSB
LSB
0 A000 0800H
0 A000 0C00H
0 A000 1000H
bitwise-XOR
(64-bit wide)
bitwise-XOR
(64-bit wide)
bitwise-XOR
(64-bit wide)
1024 bytes
bytes 1-8
bytes 1-8
bytes 1-8
bytes 1-8
1024 bytes
Block 2
Control Register Values
Local Memory
GF Multiply
GF Multiply
GF Multiply
DMLT1=01
DMLT2=02
DMLT3=04
Block 3
1024 bytes
1024 bytes
P (Block 4)
bytes 1-8
1024 bytes
Q ( Block 5)
byte 1
byte 8
...
...
...
byte 8
byte 1
...
...
...
P Result Buffer
Q Result Buffer Check
Byte 1..8 Checked for 00H with result
indicated when not 00H
Byte 1..8 Checked for 00H with result
indicated when not 00H
0A0001400H
SAR1 = 0200 0000 A000 0800H
SAR2 = 0400 0000 A000 0C00H
SAR3 = 0000 0000 A000 1000H
SAR4 = 0000 0000 A000 1400H
ABCR = 0000 0400H
SAR0 = 0100 0000 A000 0400H
ADCR = 0004 00A7H
B6233-01