Intel
®
81341 and 81342—Peripheral Registers
Intel
®
81341 and 81342 I/O Processors
Developer’s Manual
December 2007
1026
Order Number: 315037-002US
Source Lower Address Register 5_x — SLAR5_x
32
+064
Source Upper Address Register 5_x — SUAR5_x
32
+068
Source Lower Address Register 6_x — SLAR6_x
32
+06C
Source Upper Address Register 6_x — SUAR6_x
32
+070
Source Lower Address Register7_x — SLAR7_x
32
+074
Source Upper Address Register 7_x — SUAR7_x
32
+078
Source Lower Address Register 8_x — SLAR8_x
32
+07C
Source Upper Address Register 8_x — SUAR8_x
32
+080
Source Lower Address Register 9_x — SLAR9_x
32
+084
Source Upper Address Register 9_x — SUAR9_x
32
+088
Source Lower Address Register 10_x — SLAR10_x
32
+08C
Source Upper Address Register 10_x — SUAR10_x
32
+090
Source Lower Address Register 11_x — SLAR11_x
32
+094
Source Upper Address Register 11_x — SUAR11_x
32
+098
Source Lower Address Register 12_x — SLAR12_x
32
+09C
Source Upper Address Register 12_x — SUAR12_x
32
+0A0
Source Lower Address Register 13_x — SLAR13_x
32
+0A4
Source Upper Address Register 13_x — SUAR13_x
32
+0A8
Source Lower Address Register 14_x — SLAR14_x
32
+0AC
Source Upper Address Register 14_x — SUAR14_x
32
+0B0
Source Lower Address Register 15_x — SLAR15_x
32
+0B4
Source Upper Address Register 15_x — SUAR15_x
32
+0B8
Reserved
x
+0BC through 1FF
Table 640. Application DMA Unit (Sheet 2 of 2)
Register Description (Name)
Register
Size in
Bits
ADMA Register Offset
(Relative to ADMAx Base
Address Offset)