Intel
®
81341 and 81342—Contents
Intel
®
81341 and 81342 I/O Processors
Developer’s Manual
December 2007
22
Order Number: 315037-002US
C Control Register x — ICRx ................................................................933
C Status Register x — ISRx .................................................................935
C Slave Address Register x — ISARx.....................................................937
C Data Buffer Register x — IDBRx ........................................................938
C Bus Monitor Register x — IBMRx .......................................................939
C Manual Bus Control Register x — IMBCRx ...........................................940
17.1.3 Reset Initialization of General Purpose I/O Function...................................941
17.2.1 GPIO Output Enable Register — GPOE .....................................................943
17.2.2 GPIO Input Data Register — GPID...........................................................944
17.2.3 GPIO Output Data Register — GPOD........................................................946
PMON
Unit ..............................................................................................................947
PMON
Counters ..............................................................................................947
18.5.2.1 Indicator Output .....................................................................962
18.5.2.2 Interrupt Output .....................................................................962
PMON
Feature Enable Register -
PMON
EN ..............................................964
PMON
Status Register -
PMON
STAT.......................................................964
PMON
Memory Mapped Registers...........................................................965
PMON
Command Register 0-7 -
PMON
_CMD[0:7] ......................967
PMON
Event Register 0-7 -
PMON
_EVR[0:7] .............................971
PMON
Status Register 0-7 -
PMON
_STS[0:7] ............................972
PMON
Data Register 0-7 -
PMON
_DATA[0:7].............................974
PMON
Events ......................................................................................975
18.5.7.2 Clock Events...........................................................................976
18.5.7.3 Threshold Events.....................................................................976
18.5.7.4 DDR SDRAM Memory Controller Events ......................................977
18.5.7.5 PCI Interface Events................................................................981
18.5.7.6 PCI Express* Interface Events ..................................................982
18.5.7.7 North Internal Bus Events ........................................................983
18.5.7.8 South Internal Bus Events ........................................................984
19.1.1.1 Clocking Region 1 (PCI Express)................................................986