Intel
®
81341 and 81342 I/O Processors
December 2007
Developer’s Manual
Order Number: 315037-002US
597
DDR SDRAM Memory Controller—Intel
®
81341 and 81342
MRS
Command
(tWR = 3, Reset
DLL, Set CAS
Latency = 5, Set
Burst Type =
Sequential, Set
Burst Length = 4)
0 0 X X X X 0 0 0 X X X 0 0 1 0 1 0 1 0 1 0 0 1 0 0 0 0 X X X X
0002 A900H
MRS
Command
(tWR = 3, Do NOT
reset DLL, Set CAS
Latency = 5, Set
Burst Type =
Sequential, Set
Burst Length = 4)
0 0 X X X X 0 0 0 X X X 0 0 1 0 0 0 1 0 1 0 0 1 0 0 0 0 X X X X
0002 2900H
MRS
Command
(tWR = 4, Reset
DLL, Set CAS
Latency = 5, Set
Burst Type =
Sequential, Set
Burst Length = 4)
0 0 X X X X 0 0 0 X X X 0 0 1 1 1 0 1 0 1 0 0 1 0 0 0 0 X X X X
0003 A900H
MRS Commands
e
MRS
f
(Parameter
Fields)
L L X X X X MR
g
X X X PD WR
h
DL
L
TM CAS#
Latenc
y
BT Burst
Length L L L X X X X
MRS
Command
(tWR = 4, Do NOT
reset DLL, Set CAS
Latency = 5, Set
Burst Type =
Sequential, Set
Burst Length = 4)
0 0 X X X X 0 0 0 X X X 0 0 1 1 0 0 1 0 1 0 0 1 0 0 0 0 X X X X
0003 2900H
EMRS
i
(Parameter Fields)
L L X X X X EMR
j
X X X OUT
RD
QS
DQ
S#
OCD
PROG
RT
T1
Posted
CAS#
RT
T0
OD
S
DL
L L L L X X X X
EMRS
Command
(Output = enabled,
RDQS Enable =
Yes,
DQS# Enable =
enable, OCD
Program = exit,
RTT = Disabled,
Additive latency =
000b, Enable DLL)
0 0 X X X X 0 0 1 X X X 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 X X X X
0080 0000H
EMRS
Command
(Output = enabled,
RDQS Enable =
Yes,
DQS# Enable =
enable, OCD
Program = exit,
RTT = 75 ohm,
Additive latency =
000b, Enable DLL)
0 0 X X X X 0 0 1 X X X 0 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 X X X X
0080 0200H
EMRS
Command
(Output = enabled,
RDQS Enable =
Yes,
DQS# Enable =
enable, OCD
Program = exit,
RTT = 150 ohm,
Additive latency =
000b, Enable DLL)
0 0 X X X X 0 0 1 X X X 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 X X X X
0080 2000H
Table 365. SDIR Encoding Examples (Sheet 2 of 3)