Intel
®
81341 and 81342—Address Translation Unit (PCI Express)
Intel
®
81341 and 81342 I/O Processors
Developer’s Manual
December 2007
300
Order Number: 315037-002US
+320H
Section 3.16.100, “Outbound Upper Memory Window Base Address Register 3 - OUMBAR3” on page 384
+324H
+328H Reserved
+32CH
Section 3.16.102, “Outbound Configuration Cycle Address Register - OCCAR” on page 386
+330H
Section 3.16.103, “Outbound Configuration Cycle Data Register - OCCDR” on page 387
+334H
Section 3.16.104, “Outbound Configuration Cycle Function Number - OCCFN” on page 388
+340H
Section 3.16.105, “Inbound Vendor Message Header Register 0 - IVMHR0” on page 389
+344H
Section 3.16.106, “Inbound Vendor Message Header Register 1 - IVMHR1” on page 390
+348H
Section 3.16.107, “Inbound Vendor Message Header Register 2 - IVMHR2” on page 391
+34CH
Section 3.16.108, “Inbound Vendor Message Header Register 3 - IVMHR3” on page 392
+350H
Section 3.16.109, “Inbound Vendor Message Payload Register - IVMPR” on page 392
+360H
Section 3.16.110, “Outbound Vendor Message Header Register 0 - OVMHR0” on page 393
+364H
Section 3.16.111, “Outbound Vendor Message Header Register 1 - OVMHR1” on page 394
+368H
Section 3.16.112, “Outbound Vendor Message Header Register 2 - OVMHR2” on page 395
+36CH
Section 3.16.113, “Outbound Vendor Message Header Register 3 - OVMHR3” on page 395
+370H
Section 3.16.114, “Outbound Vendor Message Payload Register - OVMPR” on page 396
+380H
Section 3.16.115, “PCI Interface Error Control and Status Register - PIE_CSR” on page 397
+384H
Section 3.16.116, “PCI Interface Error Status - PIE_STS” on page 398
+388H
Section 3.16.117, “PCI Interface Error Mask - PIE_MSK” on page 399
+38CH
Section 3.16.118, “PCI Interface Error Header Log - PIE_LOG0” on page 400
+390H
Section 3.16.119, “PCI Interface Error Header Log 1 - PIE_LOG1” on page 400
+394H
Section 3.16.120, “PCI Interface Error Header Log 2 - PIE_LOG2” on page 401
+398H
Section 3.16.121, “PCI Interface Error Header Log - PIE_LOG3” on page 401
+39CH
Section 3.16.122, “PCI Interface Error Descriptor Log” on page 402
+3B0H
Section 3.16.123, “ATU Reset Control Register - ATURCR” on page 402
a. Refer to the Messaging Unit Chapter for MSI Register Definitions
b. Refer to the Messaging Unit Chapter for MSI-X Register Definitions.
Table 135. ATU PCI Configuration Register Space (Sheet 4 of 4)
Internal
Bus
Address
Offset
ATU PCI Configuration Register Section, Name, Page